0
AFE7906
  • AFE7906
  • AFE7906
  • AFE7906

AFE7906

ACTIVE

6-channel RF-sampling receiver, 5-MHz to 12-GHz, max 1200-MHz IBW

Texas Instruments AFE7906 Product Info

1 April 2026 0

Parameters

Resolution (Bits)

14

Sample rate (max) (Msps)

3000

Frequency (min) (MHz)

5

Frequency (max) (MHz)

12000

Features

Decimating Filter, Flexible GPIOs, GPIO interface, High-performance, Input buffer, Integrated VCO, Low-Power Sleep Mode, PLL, Phase synchronization

Analog input BW (MHz)

12000

SNR (dB)

65

Power consumption (typ) (mW)

5996

Operating temperature range (°C)

-40 to 85

Rating

Catalog

Package

FCBGA (ABJ)-400-289 mm² 17 x 17

Features

  • Request full data sheet
  • Six RF sampling 14 bit, 3GSPS ADCs
  • Maximum RF signal bandwidth:
    • 4 ADCs: 1200MHz per ADC
    • 6 ADCs: 600MHz per ADC
  • RF frequency range: 5MHz - 12GHz
  • Digital step attenuators (DSA): 25dB range, 0.5dB steps
  • Single DDC (on 6 channels) or dual-band DDCs (on 4 channels)
  • 16x NCOs per DDC channel
  • Optional Internal PLL/VCO for ADC clocks or external clock at ADC sample rate
  • Sysref alignment detector
  • SerDes data interface:
    • JESD204B and JESD204C compatible
    • 8 SerDes transmitters up to 29.5Gbps
    • Subclass 1 multi-device synchronization
  • Package: 17mm × 17mm FCBGA, 0.8mm pitch
  • Request full data sheet
  • Six RF sampling 14 bit, 3GSPS ADCs
  • Maximum RF signal bandwidth:
    • 4 ADCs: 1200MHz per ADC
    • 6 ADCs: 600MHz per ADC
  • RF frequency range: 5MHz - 12GHz
  • Digital step attenuators (DSA): 25dB range, 0.5dB steps
  • Single DDC (on 6 channels) or dual-band DDCs (on 4 channels)
  • 16x NCOs per DDC channel
  • Optional Internal PLL/VCO for ADC clocks or external clock at ADC sample rate
  • Sysref alignment detector
  • SerDes data interface:
    • JESD204B and JESD204C compatible
    • 8 SerDes transmitters up to 29.5Gbps
    • Subclass 1 multi-device synchronization
  • Package: 17mm × 17mm FCBGA, 0.8mm pitch

Description

The AFE7906 is a high performance, wide bandwidth multi-channel receiver, integrating six RF Sampling ADCs. With operation up to 12GHz, this device enables direct RF sampling in the L, S, C and X-band frequency ranges without the need for additional frequency conversions stages. This improvement in density and flexibility enables high-channel-count, multi-mission systems.

Each receiver chain includes a 25dB range DSA (Digital Step Attenuator), followed by a 3GSPS ADC (analog-to-digital converter). Four receiver channels have an analog peak power detector and various digital power detectors to assist an external or internal autonomous automatic gain controller, and RF overload detectors for device reliability protection. Flexible decimation options provide optimization of data bandwidth up to 1200MHz for four RX or 600MHz.

The device contains a SYSREF timing detector to allow optimization of the SYSREF input timing relative to the device clock.

Each receiver chain includes a 25dB range DSA (Digital Step Attenuator), followed by a 3GSPS ADC (analog-to-digital converter). Each receiver channel has an analog peak power detector and various digital power detectors to assist an external or internal autonomous automatic gain controller, and RF overload detectors for device reliability protection. Flexible decimation options provide optimization of data bandwidth up to 1200MHz for four RX without FB paths or 600MHz with two FB paths (1200MHz BW each).

The device contains a SYSREF timing detector to allow optimization of the SYSREF input timing relative to the device clock.

The AFE7906 is a high performance, wide bandwidth multi-channel receiver, integrating six RF Sampling ADCs. With operation up to 12GHz, this device enables direct RF sampling in the L, S, C and X-band frequency ranges without the need for additional frequency conversions stages. This improvement in density and flexibility enables high-channel-count, multi-mission systems.

Each receiver chain includes a 25dB range DSA (Digital Step Attenuator), followed by a 3GSPS ADC (analog-to-digital converter). Four receiver channels have an analog peak power detector and various digital power detectors to assist an external or internal autonomous automatic gain controller, and RF overload detectors for device reliability protection. Flexible decimation options provide optimization of data bandwidth up to 1200MHz for four RX or 600MHz.

The device contains a SYSREF timing detector to allow optimization of the SYSREF input timing relative to the device clock.

Each receiver chain includes a 25dB range DSA (Digital Step Attenuator), followed by a 3GSPS ADC (analog-to-digital converter). Each receiver channel has an analog peak power detector and various digital power detectors to assist an external or internal autonomous automatic gain controller, and RF overload detectors for device reliability protection. Flexible decimation options provide optimization of data bandwidth up to 1200MHz for four RX without FB paths or 600MHz with two FB paths (1200MHz BW each).

The device contains a SYSREF timing detector to allow optimization of the SYSREF input timing relative to the device clock.

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request