0
AD9234
  • AD9234
  • AD9234

AD9234

RECOMMENDED FOR NEW DESIGNS

Analog Devices AD9234 Product Info

10 February 2026 5

Features

  • JESD204B (Subclass 1) coded serial digital outputs
  • 1.5 W total power per channel at 1 GSPS (default settings)
  • SFDR
    • 79 dBFS at 340 MHz (1 GSPS)
    • 85 dBFS at 340 MHz (500 MSPS)
  • SNR
    • 63.4 dBFS at 340 MHz (AIN = −1.0 dBFS, 1 GSPS)
    • 65.6 dBFS at 340 MHz (AIN = −1.0 dBFS, 500 MSPS)
  • ENOB = 10.4 bits at 10 MHz (1 GSPS)
  • DNL = ±0.16 LSB; INL = ±0.35 LSB (1 GSPS)
  • Noise density
    • −151 dBFS/Hz (1 GSPS)
    • −150 dBFS/Hz (500 MSPS)
  • 1.25 V, 2.5 V, and 3.3 V dc supply operation
  • Low swing full-scale input
    • 1.34 V p-p typical (1 GSPS)
    • 1.63 V p-p typical (500 MSPS)
  • No missing codes
  • Internal ADC voltage reference
  • Flexible termination impedance
    • 400 Ω, 200 Ω, 100 Ω, and 50 Ω differential
  • 2 GHz usable analog input full power bandwidth
  • 95 dB channel isolation/crosstalk
  • Amplitude detect bits for efficient AGC implementation
  • Differential clock input
  • Optional decimate by 2 DDC per channel
  • Differential clock input
  • Integer clock divide by 1, 2, 4, or 8
  • Flexible JESD204B lane configurations
  • Small signal dither

Part details & applications

The AD9234 is a dual, 12-bit, 1 GSPS/500 MSPS ADC. The device has an on-chip buffer and sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed for sampling wide bandwidth analog signals. The AD9234 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.

The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth buffered inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. Each ADC data output is internally connected to an optional decimate-by-2 block. The AD9234 has several functions that simplify the automatic gain control (AGC) function in a communications receiver. 

The programmable threshold detector allows monitoring of the incoming signal power using the fast detect output bits of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input. In addition to the fast detect outputs, the AD9234 also offers signal monitoring capability. The signal monitoring block provides additional information about the signal being digitized by the ADC.

Users can configure the Subclass 1 JESD204B-based high speed serialized output in a variety of one-, two-, or four-lane configurations, depending on the acceptable lane rate of the receiving logic device and the sampling rate of the ADC. Multiple device synchronization is supported through the SYSREF± and SYNCINB± input pins.

The AD9234 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 1.8 V to 3.3 V capable 3-wire

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request