0
Technology family |
AUP1T |
Number of channels |
1 |
Vout (min) (V) |
2.3 |
Vout (max) (V) |
3.6 |
Data rate (max) (Mbps) |
200 |
IOH (max) (mA) |
-4 |
IOL (max) (mA) |
4 |
Supply current (max) (µA) |
0.9 |
Features |
Over-voltage tolerant inputs, Partial power down (Ioff), Single supply, Voltage translation |
Input type |
Schmitt-Trigger |
Output type |
Balanced CMOS, Push-Pull |
Operating temperature range (°C) |
-40 to 85 |
SOT-SC70 (DCK)-5-4.2 mm² 2 x 2.1
The SN74AUP1T32 performs the Boolean function Y = A + B or Y = A B with designation for logic-level translation applications with output referenced to supply VCC.
AUP technology is the industrys lowest-power logic technology designed for use in extending battery-life in operating. All input levels that accept 1.8-V LVCMOS signals, while operating from either a single 3.3-V or 2.5-V VCC supply. This product also maintains excellent signal integrity (see Figure 1 and Figure 2).
The wide VCC range of 2.3 V to 3.6 V allows the possibility of switching output level to connect to external controllers or processors.
Schmitt-trigger inputs (
VT = 210 mV between positive and negative input transitions) offer improved noise immunity during switching transitions, which is especially useful on analog mixed-mode designs. Schmitt-trigger inputs reject input noise, ensure integrity of output signals, and allow for slow input signal transition.
Ioff is a feature that allows for powered-down conditions (VCC = 0 V) and is important in portable and mobile applications. When VCC = 0 V, signals in the range from 0 V to 3.6 V can be applied to the inputs and outputs of the device. No damage occurs to the device under these conditions.
The SN74AUP1T32 is designed with optimized current-drive capability of 4 mA to reduce line reflections, overshoot, and undershoot caused by high-drive outputs.