0
Sample rate (max) (Msps) |
500 |
Resolution (Bits) |
14 |
Number of input channels |
4 |
Interface type |
JESD204B |
Analog input BW (MHz) |
900 |
Features |
High Performance |
Rating |
Catalog |
Peak-to-peak input voltage range (V) |
1.25 |
Power consumption (typ) (mW) |
3500 |
Architecture |
Pipeline |
SNR (dB) |
68.3 |
ENOB (Bits) |
11 |
SFDR (dB) |
95 |
Operating temperature range (°C) |
-40 to 85 |
Input buffer |
Yes |
VQFN (RGC)-64-81 mm² 9 x 9
The ADS54J54 is a low power, wide bandwidth 14-bit 500 MSPS quad channel analog-to-digital converter (ADC). It supports the JESD204B serial interface with data rates up to 5 Gbps supporting 1 or 2 lanes per ADC. The buffered analog input provides uniform input impedance across a wide frequency range while minimizing sample-and-hold glitch energy. A sampling clock divider allows more flexibility for system clock architecture design. The ADS54J54 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. Optional 2x Decimation Filter provides high-pass or low-pass filter modes.