0
CY7C25632KV18-550BZC
  • CY7C25632KV18-550BZC

CY7C25632KV18-550BZC

Infineon Technologies CY7C25632KV18-550BZC Product Info

16 April 2026 0

Parameters

Architecture

QDR-II+, ODT

Bank Switching

N

Burst Length (Words)

4

Data Width

x 18

Density

72 MBit

ECC

N

Family

QDR-II+, ODT

Frequency

550 MHz

Interfaces

Parallel

Lead Ball Finish

Sn/Pb

On-Die Termination

Y

Operating Temperature range

0 °C to 70 °C

Operating Voltage range

1.7 V to 1.9 V

Organization (X x Y)

4Mb x 18

Peak Reflow Temp

260 °C

Qualification

Commercial

Read Latency (Cycles)

2.5

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request