0
Architecture |
DDR-II+ CIO |
Bank Switching |
N |
Burst Length (Words) |
2 |
Data Width |
x 36 |
Density |
144 MBit |
ECC |
N |
Family |
DDR-II+ CIO |
Frequency |
450 MHz |
Interfaces |
Parallel |
Lead Ball Finish |
Sn/Ag/Cu |
On-Die Termination |
N |
Operating Temperature range |
0 °C to 70 °C |
Operating Voltage range |
1.7 V to 1.9 V |
Organization (X x Y) |
4Mb x 36 |
Peak Reflow Temp |
260 °C |
Qualification |
Commercial |
Read Latency (Cycles) |
2.5 |