0
SN74LVC1G02
  • SN74LVC1G02
  • SN74LVC1G02
  • SN74LVC1G02
  • SN74LVC1G02
  • SN74LVC1G02
  • SN74LVC1G02
  • SN74LVC1G02

SN74LVC1G02

ACTIVE

Single 2-input, 1.65-V to 5.5-V NOR gate

Texas Instruments SN74LVC1G02 Product Info

1 April 2026 0

Parameters

Technology family

LVC

Number of channels

1

Supply voltage (min) (V)

1.65

Supply voltage (max) (V)

5.5

Inputs per channel

2

IOL (max) (mA)

32

IOH (max) (mA)

-32

Output type

Push-Pull

Input type

Standard CMOS

Features

Over-voltage tolerant Inputs, Partial power down (Ioff), Ultra high speed (tpd <5ns)

Data rate (max) (Mbps)

100

Rating

Catalog

Operating temperature range (°C)

-40 to 125

Package

DSBGA (YZP)-5-2.1875 mm² 1.75 x 1.25

Features

  • Available in the Ultra-Small 0.64 mm2
    Package (DPW) with 0.5-mm Pitch
  • Supports 5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Provides Down Translation to VCC
  • Max tpd of 3.6 ns at 3.3 V
  • Low Power Consumption, 10-μA Max ICC
  • ±24-mA Output Drive at 3.3 V
  • Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
  • Latch-Up Performance Exceeds 100 mA
    Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
  • Available in the Ultra-Small 0.64 mm2
    Package (DPW) with 0.5-mm Pitch
  • Supports 5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Provides Down Translation to VCC
  • Max tpd of 3.6 ns at 3.3 V
  • Low Power Consumption, 10-μA Max ICC
  • ±24-mA Output Drive at 3.3 V
  • Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
  • Latch-Up Performance Exceeds 100 mA
    Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Description

This single 2-input positive-NOR gate is designed for 1.65-V to 5.5-V VCC operation.

The SN74LVC1G02 performs the Boolean function
Y = A + B or Y = AB in positive logic.

The CMOS device has high output drive while maintaining low static power dissipation over a broad VCC operating range.

The SN74LVC1G02 device is available in a variety of packages, including the ultra-small DPW package with a body size of 0.8 × 0.8 mm.

This single 2-input positive-NOR gate is designed for 1.65-V to 5.5-V VCC operation.

The SN74LVC1G02 performs the Boolean function
Y = A + B or Y = AB in positive logic.

The CMOS device has high output drive while maintaining low static power dissipation over a broad VCC operating range.

The SN74LVC1G02 device is available in a variety of packages, including the ultra-small DPW package with a body size of 0.8 × 0.8 mm.

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request