0
Number of outputs |
4 |
Additive RMS jitter (typ) (fs) |
171 |
Core supply voltage (V) |
2.5 |
Output supply voltage (V) |
2.5 |
Output skew (ps) |
20 |
Operating temperature range (°C) |
-40 to 85 |
Rating |
Catalog |
Output type |
LVDS |
Input type |
LVCMOS, LVDS, LVPECL |
VQFN (RGT)-16-9 mm² 3 x 3
The CDCLVD1213 clock buffer distributes an input clock to 4 pairs of differential LVDS clock outputs with low additive jitter for clock distribution. The input can either be LVDS, LVPECL, or CML.
The CDCLVD1213 contains a high performance divider for one output (QD) which can divide the input clock signal by a factor of 1, 2, or 4.
The CDCLVD1213 is specifically designed for driving 50-Ω transmission lines. The part supports a fail-safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.
The device operates in 2.5-V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD1213 is packaged in small, 16-pin, 3-mm × 3-mm VQFN package.