0
LAN9662
  • LAN9662

LAN9662

In Production

The LAN9662 is part of a family (LAN966x) of compact and cost-effective, multi-port Gigabit AVB/TSN Ethernet Switches with two integrated 10/100/1000BASE-T PHYs and a 600 MHz ARM Cortex A7 CPU subsystem. The LAN9662 includes four ports in addition to an Industrial Ethernet (IE) protocol Real-Time Engine (RTE) suited for meshed and daisy-chained low latency operation.In addition to the two integrated PHYs, the LAN9662 supports up to 2 RGMII/RMII, up to 2 1000BASE-X/SerDes/2.5GBASE-X/KX, and up to 1 Quad-SGMII/Quad-USGMII interfaces.Support for 802.3bz 2.5G Ethernet via SGMII+The LAN9662 is designed for PROFINET RT, PROFINET v2.4 TSN, and OPC UA PubSub automation networks at the field level, supporting asynchronous and low cycle time synchronous operation. With its four Gigabit Ethernet port...

Microchip Technology LAN9662 Product Info

16 April 2026 0

Parameters

Copper Support

10/100/1000 (2)

DownstreamPorts

4

Port Speed

10/100/1000/2500Mbps

Fiber Support

1000X 2500X

Flow Control

Yes

IEEE 1588

Yes

IPV6

Yes

InterfaceUpStream

RMII RGMII SGMII QSGMII QUSGMII 1000Base-T (2)

LinkMDCableDiag

Yes

Managed

Yes

OpVoltage

1.1

Rapid Spanning Tree Protocol

Yes

Static MAC Address

8192

Supply Voltages

1.1

Temp Range Min (°C)

-40

Temp Range Max (°C)

125 (Junction)

Digital I/O Voltage

1.8/2.5/3.3

WakeonLAN

Yes

Features

  • 802.1Qbv (TAS)
  • 802.1Qav (CBS)
  • 802.1Qch (CQF)
  • 802.1Qci (PSFP)
  • 802.1AS-2020
  • 802.1CB (FRER)
  • 802.1Qbu/802.3br (Frame Preemption)
  • Up to 4x 1G ports
  • Industrial Ethernet Real-Time Engine
  • Fully managed L2 switching features
  • Industrial Temperature Range
  • Microchip Ethernet Switch API (MESA)
  • Description

    The LAN9662 is part of a family (LAN966x) of compact and cost-effective, multi-port Gigabit AVB/TSN Ethernet Switches with two integrated 10/100/1000BASE-T PHYs and a 600 MHz ARM Cortex A7 CPU subsystem. The LAN9662 includes four ports in addition to an Industrial Ethernet (IE) protocol Real-Time Engine (RTE) suited for meshed and daisy-chained low latency operation.

    In addition to the two integrated PHYs, the LAN9662 supports up to 2 RGMII/RMII, up to 2 1000BASE-X/SerDes/2.5GBASE-X/KX, and up to 1 Quad-SGMII/Quad-USGMII interfaces.

    Support for 802.3bz 2.5G Ethernet via SGMII+

    The LAN9662 is designed for PROFINET RT, PROFINET v2.4 TSN, and OPC UA PubSub automation networks at the field level, supporting asynchronous and low cycle time synchronous operation. With its four Gigabit Ethernet ports in combination with the Industrial Ethernet Real-Time Engine, low latency chain, tree, and meshed topologies are possible for PROFINET and OPC UA PubSub, while also supporting low latency cut-through daisy-chains for OPC UA PubSub summation frames (aka aggregation frame and modify-on-the-fly).

    To obtain the LAN9662 register file, click here.

    VSC6803 (MESA) API and associated documentation is available here.

    Switchdev support available via Linux mainline. BSP documentation is available here.

    MERA (Microchip Ethernet Real Time Engine API) and P-NET are available here and here.

    TFA (ARM Trusted Firmware) v2.8.17 is available here.


    Microchip's complimentary and confidential MicroCHECK design review service, which offers insight from the initial concept to the final PCB layout, is available to customers who are using our products in their projects. You can confidently submit your design materials in a secure and private setting, and our expert engineers will provide individualized feedback to enhance your design. MicroCHECK design review service is subject to Microchip's Program Terms and Conditions and requires a myMicrochip account.

    Subscribe to Welllinkchips !
    Your Name
    * Email
    Submit a request