0
HV66
  • HV66

HV66

In Production

The HV66 is a low voltage serial to high voltage parallel converter with push-pull outputs. This device has been designed for use as a driver circuit for LCD displays. It can also be used in any application requiring multiple output high voltage current sourcing and sinking capabilities. The inputs are fully CMOS compatible. The device consists of a 32-bit shift register, 32 latches, and control logic to perform blanking and polarity control of the outputs. HVOUT1 is connected to the first stage of the shift register. Data is shifted through the shift register on the logic rising transition of the clock. A DIR pin causes data shifting clockwise when grounded and counter clockwise when connected to VDD. A data output buffer is provided for cascading devices. This output reflects the curre...

Microchip Technology HV66 Product Info

16 April 2026 0

Parameters

Type

Source-Sink

Output Channels

32

Vout Operating (V) - Transient

70

Vout Operating (V) - Sustained

60

Iout (mA) per Channel

±5.0

Output Structure

Half-Bridge

Input Structure

Serial

Minimum Data Clock (MHz)

5

General Description

Serial to parallel converter with latches, polarity, and blanking

Package

44/PQFP 44/PLCC

Features

    • HVCMOS® technology
    • 32 push-pull CMOS output up to 60V
    • Low power level shifting
    • Shift register speed 5.0MHz
    • Latched data outputs
    • Bidirectional shift register (DIR)
    • Backplane output

Description

The HV66 is a low voltage serial to high voltage parallel converter with push-pull outputs. This device has been designed for use as a driver circuit for LCD displays. It can also be used in any application requiring multiple output high voltage current sourcing and sinking capabilities. The inputs are fully CMOS compatible. The device consists of a 32-bit shift register, 32 latches, and control logic to perform blanking and polarity control of the outputs. HVOUT1 is connected to the first stage of the shift register. Data is shifted through the shift register on the logic rising transition of the clock. A DIR pin causes data shifting clockwise when grounded and counter clockwise when connected to VDD. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register. Operation of the shift register is not affected by the LE (latch enable), BL (blank) or the POL (polarity) inputs. Transfer of data from the shift register to the latch occurs when the LE (latch enable) input is high. The data in the latch is stored after LE transitions from high to low.

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request