0
Active and preferred
Architecture |
Standard Sync, Flow-through |
Bank Switching |
N |
Burst Length (Words) |
4 |
Density |
18 MBit |
ECC |
Y |
Family |
Synchronous SRAM with ECC |
Frequency |
133 MHz |
Interfaces |
Parallel |
Lead Ball Finish |
Pure Sn |
On-Die Termination |
N |
Operating Temperature range |
-55 °C to 125 °C |
Operating Voltage range |
3.135 V to 3.6 V |
Organization (X x Y) |
512Kb x 36 |
Peak Reflow Temp |
260 °C |
Planned to be available until at least |
2033 |
Qualification |
Military |
Read Latency (Cycles) |
1 |