0
AD9276
  • AD9276
  • AD9276
  • AD9276

AD9276

PRODUCTION

Octal LNA/VGA/AAF/12-Bit ADC and CW I/Q Demodulator

Analog Devices AD9276 Product Info

10 February 2026 5

Features

  • 8 channels of LNA, VGA, AAF, ADC and I&Q Demodulator
  • Low noise preamplifier (LNA) - Please see data sheet for additional information.
  • Variable gain amplifier (VGA)
    Attenuator range: −42 dB to 0 dB
    Postamp gain: 21 dB/24 dB/27 dB/30 dB
    Linear-in-dB gain control
  • Antialiasing filter (AAF)
    Programmable second-order LPF from 8 MHz to 18 MHz
    Programmable HPF
  • Analog-to-digital converter (ADC) - Please see data sheet for additional information.
  • CW Mode I & Q demodulator
    Invididual programmable phase rotation
    Output dynamic range per channel >160 dBFS/√Hz
  • Low power, 195 mW per channel at 12 bits/40 MSPS (TGC), 94 mW per channel for CW Doppler
  • Flexible power-down modes
  • Overload recovery in <10 ns
  • Fast recovery from low power standby mode, <2 μs
  • 100-lead TQFP-EP

Part details & applications

The AD9276 is designed for low cost, low power, small size, and ease of use. It contains eight channels of a variable gain amplifier (VGA) with a low noise preamplifier (LNA); an anti-aliasing filter (AAF); a 12-bit, 10 MSPS to 80 MSPS analog-to-digital converter (ADC); and an I/Q demodulator with programmable phase rotation.

Each channel features a variable gain range of 42 dB, a fully differential signal path, an active input preamplifier termination, a maximum gain of up to 52 dB, and an ADC with a conversion rate of up to 80 MSPS. The channel is optimized for dynamic performance and low power in applications where a small package size is critical.

The LNA has a single-ended-to-differential gain that is selectable through the SPI. The LNA input noise is typically 0.75 nV/√Hz at a gain of 21.3 dB, and the combined input-referred noise of the entire channel is 0.85 nV/√Hz at maximum gain. Assuming a 15 MHz noise bandwidth (NBW) and a 21.3 dB LNA gain, the input SNR is roughly 92 dB. In CW Doppler mode, each LNA output drives an I/Q demodulator. Each demodulator has inde-pendently programmable phase rotation through the SPI with 16 phase settings.

The AD9276 requires a LVPECL-/CMOS-/LVDS-compatible sample rate clock for full performance operation. No external reference or driver components are required for many applications.

The ADC automatically multiplies the sample rate clock for the appropriate LVDS serial data rate. A data clock (DCO±) for capturing data on the output and a frame clock (FCO±) trigger for signaling a new output byte are provided.

Powering down individual channels is supported to increase battery life for portable applications. A standby mode option allows quick power-up for power cycling. In CW Doppler opera-tion, the VGA, AAF, and ADC are powered down. The power of the TGC path scales with selectable ADC speed power modes.

The ADC contains several features

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request