0
SN74AC596
  • SN74AC596
  • SN74AC596
  • SN74AC596

SN74AC596

ACTIVE

1.5V to 6.0V 8-bit serial-in and parallel-out shift register

Texas Instruments SN74AC596 Product Info

1 April 2026 1

Parameters

Configuration

Serial-in

Bits (#)

8

Technology family

AC

Supply voltage (min) (V)

1.5

Supply voltage (max) (V)

6

Input type

Standard CMOS

Output type

Open-drain

Clock frequency (MHz)

92

IOL (max) (mA)

24

IOH (max) (mA)

-24

Supply current (max) (µA)

2

Features

Balanced outputs, High speed (tpd 10-50ns), Positive input clamp diode

Operating temperature range (°C)

-40 to 125

Rating

Automotive

Package

TSSOP (PW)-16-32 mm² 5 x 6.4

Features

  • Wide operating range of 1.5V to 6V
  • Inputs accept voltages up to 6V
  • Continuous ±24mA output drive at 5V
  • Supports up to ±75mA output drive at 5Vin short bursts
  • Drives 50Ω transmission lines
  • Maximum tpd of 11.4ns at 5V, 50pF load
  • Wide operating range of 1.5V to 6V
  • Inputs accept voltages up to 6V
  • Continuous ±24mA output drive at 5V
  • Supports up to ±75mA output drive at 5Vin short bursts
  • Drives 50Ω transmission lines
  • Maximum tpd of 11.4ns at 5V, 50pF load

Description

The SN74AC596 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel open-drain outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH’) for cascading. When the output-enable (OE) input is high, the outputs are in a high-impedance state. Internal register data is not impacted by the operation of the OE input.

The SN74AC596 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel open-drain outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH’) for cascading. When the output-enable (OE) input is high, the outputs are in a high-impedance state. Internal register data is not impacted by the operation of the OE input.

Subscribe to Welllinkchips !
Your Name
* Email
Submit a request