0
Architecture |
QDR-II+, ODT |
Bank Switching |
N |
Burst Length (Words) |
4 |
Data Width |
x 36 |
Density |
36 MBit |
ECC |
N |
Family |
QDR-II+, ODT |
Frequency |
550 MHz |
Interfaces |
Parallel |
Lead Ball Finish |
Sn/Ag/Cu |
On-Die Termination |
Y |
Operating Temperature range |
-40 °C to 85 °C |
Operating Voltage range |
1.7 V to 1.9 V |
Organization (X x Y) |
1Mb x 36 |
Peak Reflow Temp |
260 °C |
Qualification |
Industrial |
Read Latency (Cycles) |
2.5 |